Senior DFT Design Engineer - California, United States - Celestial Services

    Celestial Services
    Celestial Services California, United States

    4 weeks ago

    Default job background
    Description

    Job Description:
    We are seeking a highly skilled and experienced Senior DFT Design Engineer to join our team.

    The ideal candidate will have a strong background in Design-for-Test (DFT) methodologies, including scan, MBIST, ATPG, functional test, AMS test, and test compression.

    They should also possess expertise in relevant EDA DFT tools and validation and test time optimization. Additionally, experience with deep technology nodes, specifically TSMC N5 production test, would be highly valued.


    ESSENTIAL DUTIES AND RESPONSIBILITIES:
    Develop and implement DFT methodologies and strategies for complex digital designs in deep technology nodes.

    Collaborate with design teams to define and implement DFT requirements from project inception to production.

    Design, implement, and validate scan chains, compression techniques, and ATPG patterns for manufacturing tests.

    Conduct fault coverage analysis and work towards achieving high test coverage goals.

    Perform test vector generation, simulation, and verification for functional and structural tests.

    Develop and optimize memory built-in self-test (MBIST) algorithms and memory repair strategies.

    Collaborate with cross-functional teams to ensure proper integration of DFT features into the overall design.

    Work closely with test engineers to define and validate test vectors and methodologies for production test.

    Evaluate and select appropriate EDA DFT tools to support the DFT implementation flow.

    Provide technical guidance and mentorship to junior DFT engineers.


    QUALIFICATIONS:
    Bachelor's degree in Electrical or Computer Engineering (advanced degree preferred).

    Minimum of 10 years of industry experience in DFT design.

    Extensive knowledge and hands-on experience with DFT methodologies, including scan, MBIST, ATPG, functional test, and test compression.

    Proficiency in relevant EDA DFT tools (e.g., Synopsys DFT MAX, Mentor Tessent) and scripting languages (e.g., Tcl, Perl, Python).

    Experience with AMS (analog/mixed-signal) test methodologies and validation.

    Strong understanding of deep technology nodes, preferably TSMC N5 production test.

    Solid understanding of test time optimization techniques and strategies.

    Proven track record of achieving high fault coverage goals.

    Excellent problem-solving skills and ability to analyze and debug complex DFT issues.

    Strong communication and collaboration skills to work effectively within cross-functional teams.


    Preferred Skills:
    Experience with JTAG, IEEE 1500, or other boundary scan techniques.

    Knowledge of post-silicon validation and debug techniques.

    Familiarity with design verification methodologies, such as UVM.

    Understanding of power-aware DFT techniques for low-power designs.

    Familiarity with formal verification techniques for DFT.

    Experience with design closure and physical design aspects related to DFT.

    Knowledge of industry standards and trends in DFT methodologies.


    As an early startup experiencing explosive growth, we offer an extremely attractive total compensation package, inclusive of competitive base salary and a generous grant of our valuable early-stage equity.

    The target base salary for this role is approximately $170, $195, The base salary offered may be slightly higher or lower than the target base salary, based on the final scope as determined by the depth of the experience and skills demonstrated by candidate in the interviews.

    #J-18808-Ljbffr