Jobs
>
San Jose

    Principal Mixed-Signal Design Engineer - San Jose, United States - Infinera

    Default job background
    Description

    CA Pay Range (Annual):
    $161, $299,000.00

    At Infinera, your base pay is one part of your total compensation package. Your actual base pay will depend on your skills, qualifications, experience, and location. This role may be eligible for equity grants, discretionary bonuses, or commission payments. The amount of these incentives is based on the terms of the Company's incentive plans, the Company's financial performance, and/or individual employee job performance.

    Infinera also offers paid leave, medical,

    dental, and vision coverage, 401(k), life, and disability insurance and to

    eligible employees.

    Infinera is the global supplier of innovative networking solutions. Our customers include the leading service providers, data center operators, internet content providers (ICPs), cable operators, enterprises, and government agencies worldwide, including 9 of the top 10 Tier 1 service providers and 6 of the top 7 ICPs. We design, develop, and deliver hardware and software for fiber-based connectivity solutions that span access, aggregation, metro, long haul, and submarine networks. Our industry-leading, trendsetting edge-to-core solutions provide the foundation for many of the world's largest and most demanding networks that generate billions in service revenue for our customers.

    The successful candidate shall lead the design efforts of high-speed low-noise clocking circuity, including the fractional-N phase locked loops and the clock distribution networks.

    Imagine being part of a team that is fundamentally changing the way people communicate, the way they collaborate, the way they watch TV and explore the universe through the internet. Utilizing our uniquely differentiated technology, we have created an Intelligent Transport Network with more speed, capacity, and scalability than ever before. Imagine a world with unlimited bandwidth. The network of tomorrow will allow for content and creativity limited only by the imaginations of its users.

    If this is something that interests you, that excites you, come take a look at a team not bound by large company obstacles and bureaucracy, where an idea today can be set in motion tomorrow. Come take a look at Infinera

    The high-quality clocking circuitry is the backbone of the high-speed mixed-signal IPs under development here in Infinera. You will have the great chance to demonstrate your creativity and superior technical competency by leading the design efforts to help Infinera hold the market leadership. We together will revolutionize the era of efficient high-speed transmission.

    Essential Functions and Key Responsibilities:

    • Design, simulate, and verify the high frequency fractional-N PLLs.
    • Architect, model, and simulation the noise accumulation and the skew of the clock distribution trees.
    • Model, optimize, and measure the phase noise and jitter performance, and the skew of the whole clocking networks.
    • Design and implement the high-frequency / low-noise VCOs.
    • Collaborate and/or supervise other team members for system design implementation, layout floor planning, and system level modeling.
    Mandatory Knowledge/Skills/Abilities:
    • Have good tracking records in designing low phase noise LC-VCO based PLLs to production.
    • Abundant knowledge in the design trade-offs among different VCO topologies for MM-Wave applications, including but not limited to LC-VCO, TWO, SWO, etc.
    • Hands-on in designing the clock distribution network in Cadence environment.
    • Good at modeling the phase noise and spurs of the frac-N PLLs.
    • Possess extensive experience in designing and implementing the high frequency VCOs and clock trees with EMX tools.
    • Have a decent understanding in CMOS analog / mixed signal design overall.
    Preferred Knowledge/Skill/Abilities:
    • Good at supervising testing activities.
    • Fluent in verbal and written communications.
    • Independently resolves issues and conquer design challenges.
    • Self-motivated and detail oriented.
    • Has good interpersonal skills.
    Education and Experience Requirements:
    • M.S. in E.E. with 10+ years' experience, or Ph.D. in E.E. with 6+ years' experience
    #LI-SR2

    Infinera is an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to race, sex, color, religion, sexual orientation, gender identity, national origin, disability status, protected veteran status, or any other characteristic protected by law. Infinera complies with all applicable state and local laws governing nondiscrimination in employment.


  • Dawar Consulting, Inc. Milpitas, United States

    Our client, a world leader in the semiconductor industry, is looking for a "Mechanical Design Engineer 4". · Job Title: Mechanical Design Engineer 4 · Shift Hours: 9 AM- 5 PM · Job Duration: Long-term Contract on W2 (Onsite) · Location: Milpitas, CA · Company Benefits: · Health ...


  • USA Tech Recruitment San Jose, CA, United States

    Are you an ASIC Design Engineer that is on the market for a new opportunity at a highly funded and expanding startup, working on cutting edge projects at the forefront of autonomous driving and AI as a whole? · At European Recruitment we are working alongside a widely successful ...


  • Cepton Technologies San Jose, CA, United States

    Cepton (Nasdaq: CPTN), a leading intelligent lidar solution provider, is seeking a seasoned Senior ASIC Design Engineer who is passionate about solving challenges to join us and support the development of Lidar products. Working closely with our Director of ASIC Engineering and p ...

  • Innogrit

    Design Engineer

    2 days ago


    Innogrit San Jose, United States

    Job Description · Job Description Salary: DOE · Job description · Contribute to micro-architecture designs for state-of-the-art high-speed low-power digital IPs. · Implement design modules using hardware description language (HDL). · Design schemes for multi-clock domain crossin ...

  • Broadcom Corporation

    Design Engineer

    2 days ago


    Broadcom Corporation San Jose, United States

    Please Note: · 1. If you are a first time user, please create your candidatelogin account before you apply for a job. (Click Sign In > Create Account) · 2. If you already have a Candidate Account, please Sign-In before you apply. · Job Description: · Broadcom's Timing Sign-Off g ...


  • NVIDIA Corporation Santa Clara, CA, United States

    Senior ASIC Design Engineer page is loaded Senior ASIC Design Engineer · Apply locations US, CA, Santa Clara time type Full time posted on Posted 5 Days Ago job requisition id JR NVIDIA is seeking an outstanding Senior ASIC Design Engineer to design and implement the world's lea ...


  • NVIDIA Corporation Santa Clara, CA, United States

    Senior Design Engineer, Coherent High Speed Interconnect page is loaded Senior Design Engineer, Coherent High Speed Interconnect · Apply locations US, CA, Santa Clara US, MA, Westford US, TX, Remote US, CA, Remote US, Remote time type Full time posted on Posted 2 Days Ago job re ...


  • MIPS Technologies San Jose, CA, United States

    Staff Design Engineer - Microarchitect. In this role you will be responsible for leading and owning RTL development of one or more modules of a high-performance CPU core. This position will be responsible for all aspects of the design including Performance, Power, and Area. · Dri ...


  • Acceler8 Talent San Jose, United States

    Design Verification Engineer – San Jose, CA · Acceler8 Talent is currently seeking a skilled Design Verification Engineer to join one of the world's leader in AI innovation, that specializes in the design of high-performance, low-power AI inference solutions. · You'll play a key ...


  • Intelliswift Software Inc San Jose, United States

    Design Verification Engineer - Remote / San Jose, CA · Duration 6 months + (can be extended longer) · San Jose, CA / Remote · Design Verification Engineer · UVM · System Verilog · Test Bench Development · SystemC (preferred) · strong C/C++ · ...

  • LanceSoft, Inc.

    RTL Design Engineer

    2 days ago


    LanceSoft, Inc. San Jose, United States

    JOB DUTIES: · Responsible for RTL design using Verilog HDL for implementation and debug. · Read and comprehend System on Chip level architectural specification. · Write microarchitecture specification for new and modified functions. · Responsible for linting and simulation of ...

  • LanceSoft, Inc.

    RTL Design Engineer

    2 days ago


    LanceSoft, Inc. San Jose, United States

    JOB DUTIES: · Responsible for RTL design using Verilog HDL for implementation and debug. Read and comprehend System on Chip level architectural specification. Write microarchitecture specification for new and modified functions. Responsible for linting and simulation of design. ...


  • AlfaTech San Jose, United States

    About Us · Our mission is to always put our clients first by offering the most innovative, energy efficient, and sustainable solutions to every project, with a focus on our collective environment and its future. Our working culture perpetuates our standards; each team member is v ...


  • OPENEDGES Technology, Inc. San Jose, United States

    OPENEDGES develops AI edge computing semiconductor IPs, so that more people can enjoy AI technology closer. · Location: San Jose, CA, USA or Austin, TX, USA · Position: Principal Design Engineer · OPENEDGES is the world's only total memory system and AI platform IP solution co ...


  • Jacobs San Jose, United States

    Thriving communities. Healthy cities. A brighter future. What we do is more than building roads, we work every day to make the world better for everyone. If you want to join a company invested in you and your success, join us as a Roadway Design Engineer. Based in Northern Califo ...


  • Sedaa San Jose, United States

    **********************WE DO NOT ACCEPT C2C APPLICANTS*************** · Job title - Verification Hardware Design Expert/Engineer · Location - San Jose (onsite) · Our client, a very well-known router and PC board manufacturing company is looking for Hardware Board Design Enginee ...


  • AlfaTech San Jose, United States

    About Us · At AlfaTech we believe in more than just engineering solutions; we believe in promoting a culture of agility, collaboration, and inclusion. As a leading consulting engineering firm, we provide thoughtful engineering design that is technologically forward thinking, inno ...


  • Synapse Design San Jose, United States

    Synapse Design is looking forward to hire Design Verification Engineer expert. · Experience:: +10 years · Requirements: · Solid programming skills in C/C++, Verilog, System Verilog, UVM, assembly, Perl/Python. · Proficient in debugging complex SOC or CPU core designs involvin ...


  • Piper Companies San Jose, United States

    Piper Companies is seeking an experiencedHardware Design Engineer with a deep understand of hardware design and validation. The ideal Hardware Design Engineermust sit onsite in San Jose, CA and thrive in a large strategic organization. · Responsibilities of the Hardware Design ...

  • LanceSoft, Inc.

    RTL Design Engineer

    1 week ago


    LanceSoft, Inc. San Jose, United States

    Note:- This is senior level position not an junior level or entry level · 10+ years of Experience with RTL Design Engineer · KEY RESPONSIBILITIES: · • Microarchitecture development of IP subsystems · • Perform RTL design of digital components. · • Work with functional verificati ...