You will work on the design, RTL/GLS validation, automation, and/or timing analysis for Scan/ATPG and/or DFT/JTAG controller
You will also contribute or be involved with trace/pattern generation efforts as well as post-silicon enabling, debug support, and/or analysis of the DFx features/content types you are responsible for.
Develops the logic design, register transfer level (RTL) coding, and simulation for graphics IPs (including graphics, compute, display, and media) required to generate cell libraries, functional units, and the GPU IP block for integration in full chip designs.
Participates in the definition of architecture and microarchitecture features of the block being designed.
Applies various strategies, tools, and methods to write RTL and optimize logic to qualify the design to meet power, performance, area, and timing goals as well as design integrity for physical implementation.
Reviews the verification plan and implementation to ensure design features are verified correctly across verification hierarchies, drives unit level verification, and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.
Supports SoC customers to ensure high-quality integration of the GPU block.
Excellent written and verbal communication skills
Demonstrate Leadership ability in driving execution
Demonstrate teamwork, problem solving and influencing skills
Ability to work with different geographical locations
At least one of the key DFT features such as TAP/JTAG, Scan/ATPG or Array DFT (MBIST/PBIST) (This is a key skill requirement.)
SoC or IP DFT design, integration or verification
EDA tools such as ATPG tools, Siemens Tessent shell, VCS simulation and/or debug tools.
Silicon enabling debug or test pattern development experience
Design automation skills and proficiency in programming or scripting languages
Structural design flows, including timing, routing, placement or clocking analysis
High volume manufacturing requirements and test flows
3D, media and display graphics pipelines
SoC architecture
-
DFT Engineer
6 days ago
Only for registered members Santa ClaraWe are seeking a highly skilled and motivated DFT Engineer with 6+ years of experience to join our team in Santa Clara, CA.The ideal candidate will have strong expertise in Design for Testability (DFT) methodologies, test insertion, and validation for complex SoCs. · Define and i ...
-
DFT Engineer
5 days ago
Only for registered members Santa ClaraDFT engineer with experience in testability techniques and features such as SSN Compressed Scan Built-in-Self-Test Boundary Scan. Well versed in JTAG / 1500 / 1687 networks BSDL ICL and PDL knowledge preferable DFT implementation simulation RTL scan insertion ATPG coverage analys ...
-
DFT Engineer
4 days ago
Only for registered members Santa Clara, CADFT engineer responsible for testability techniques and features implementation and simulation. · ...
-
DFT Engineer
3 days ago
Only for registered members Santa ClaraWe are seeking a highly skilled and motivated DFT Engineer with 6+ years of experience to join our team in Santa Clara, CA. · ...
-
DFT Engineer
6 days ago
Only for registered members Santa ClaraThis Design for Test Engineer role involves delivering complex IPs using advanced Design for Test skills and Tools. · ...
-
DFT Engineer
5 days ago
Only for registered members Santa Clara, CA Remote jobWe are seeking highly motivated, energetic team-oriented Individual contributors willing to take the challenge of delivering complex IPs using latest advance Design for Test skills and Tools. · ...
-
DFT Engineer
1 day ago
Only for registered members San Jose, CAWe are seeking a highly skilled and motivated DFT Engineer with 6+ years of experience to join our team in Santa Clara, CA. · ...
-
DFT Engineer
2 days ago
Only for registered members San JoseWe are seeking a highly skilled and motivated DFT Engineer with 6+ years of experience to join our team in Santa Clara, CA. · ...
-
DFT Engineer
3 weeks ago
Only for registered members San Jose $120,000 - $192,000 (USD)Broadcom's CSG division is seeking a DFT lead position.The successful candidate will be responsible for leading complex network switching ASIC DFx from architecture to implementation and verification. · Drive test quality of products from Design to Production · Participate in sil ...
-
Senior Engineer, DFT
3 weeks ago
Only for registered members Santa Clara $200,000 - $220,000 (USD)We are seeking a Senior DFT Engineer with 5+ years of hands-on implementation experience across MBIST, BISR, · Boundary Scan, and IJTAG.This is a highly execution-driven role requiring end-to-end ownership of · DFT insertion, · verification,DRC closure,and test coverage closure ...
-
DFT Staff Engineer
2 weeks ago
Only for registered members Santa ClaraWe push the limits of innovation to solve the world's most important challenges—striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. · ...
-
Senior Engineer, DFT
3 weeks ago
Only for registered members Santa Clara, CAWe are seeking a Senior DFT Engineer with 5+ years of hands-on implementation experience across MBIST,BISR,Boundary Scan,and IJTAG.This is a highly execution-driven role requiring end-to-end ownership of DFT insertion,verification,DRC closure,and test coverage closure from RTL/ne ...
-
DFT Application Engineer
3 weeks ago
Only for registered members Santa Clara+We seek a DFT Application Engineer to provide technical support to Intel Foundry Services customers on PDKs, · DFT/DFM insertion, and ATPG validation methodologies.+Provide comprehensive DFT tool/flow/methodology support to address customer issues · and challenges. · Drive quali ...
-
Senior Engineer, DFT
3 weeks ago
Only for registered members Santa Clara Full time $200,000 - $220,000 (USD)Celestial AI is seeking a Senior DFT Engineer with 5+ years of hands-on implementation experience across MBIST, BISR, Boundary Scan, and IJTAG. · Candidates will partner closely with RTL, Physical Design, and ATE teams to deliver clean DFT signoff and robust test coverage for com ...
-
Senior DFT Engineer
2 weeks ago
Only for registered members Santa Clara $136,000 - $264,500 (USD)NVIDIA is a leading technology company that continuously reinvents itself over two decades. · This is our life's work , to amplify human imagination and intelligence. · ...
-
DFT Application Engineer
4 days ago
Only for registered members US, California, Santa ClaraWe seek a DFT Application Engineer to provide technical support to Intel Foundry Services customers on PDKs, DFT/DFM insertion, and ATPG validation methodologies. · ...
-
Staff DFT Engineer
1 month ago
Only for registered members Santa Clara, CAAs Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the sy ...
-
Senior DFT Engineer
2 weeks ago
Only for registered members Santa Clara $196,000 - $310,500 (USD)NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. · ...
-
Senior DFT Engineer
3 weeks ago
Only for registered members Santa Clara Full time $168,000 - $264,500 (USD)NVIDIA has continuously reinvented itself over two decades. · Drive innovation for the most advanced silicon in the world—spanning 2.5D/3D AI data center platforms, Gaming and Enterprise GPUs, and complex SOCs powering Autonomous Machines, Robotics, and Industrial systems. · ...
-
CPU DFT Engineer
1 month ago
Only for registered members Santa Clara, CAThis is a job opening for a DFT Engineer to work with chip architects, designers and test engineers to verify the DFT architecture and implementation plans. · Create test vectors or oversee their creation · Validate DFT requirements are being met · ...
-
Staff DFT Engineer
1 month ago
Only for registered members Santa Clara Full time $225,000 - $245,000 (USD)+The Staff DFT Engineer will lead hands-on scan DFT implementation for complex SoC designs. · ++Bachelor's degree with 8+ years of relevant experience, · +Strong expertise with Siemens Tessent, · +Proven ability to resolve scan DFT DRCs and drive coverage closure, · ,1, ...
Senior DFT Engineer - Santa Clara - Intel
Description
Job Details:
Job Description:
Are you passionate about computer graphics and disrupting the industry with your innovation and working with leading Engineers on Intel's latest GPU/CPU architecture? Do you love collaborating with diverse teams to help achieve Best-In-Class visual experiences that enable users to immerse themselves in a new visual future? Then AI SOC Engineering team has opportunities for you. Our Hardware development team designs and validates the future of GPU Cores.
We are looking for Senior DFT Design Engineer to join our team who are ready to make significant impacts in graphics and visual computing. As a member of the AI SOC Engineering group, you will be responsible for one or more of the following activities:
The ideal candidate will exhibit the following traits/skills:
Qualifications:
You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:
Bachelors Degree in Electrical Engineering, Computer Engineering, or related STEM degree and 5+ years of industry experience
OR Masters in Electrical Engineering, Computer Engineering or related STEM degree and 3+ years of industry experience
OR PhD in Electrical Engineering, Computer Engineering or related STEM degree and 2+ years of industry experience
Your experience should be in following
Preferred Qualifications:
Job Type:
Experienced Hire
Shift:
Shift 1 (United States of America)
Primary Location:
US, California, Folsom
Additional Locations:
US, Arizona, Phoenix, US, California, Santa Clara, US, Oregon, Hillsboro
Business group:
At the Data Center Group (DCG), we're committed to delivering exceptional products and delighting our customers. We offer both broad-market Xeon-based solutions and custom x86-based products, ensuring tailored innovation for diverse needs across general-purpose compute, web services, HPC, and AI-accelerated systems. Our charter encompasses defining business strategy and roadmaps, product management, developing ecosystems and business opportunities, delivering strong financial performance, and reinvigorating x86 leadership. Join us as we transform the data center segment through workload driven leadership products and close collaboration with our partners.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust
N/A
Benefits
We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel ) .
Annual Salary Range for jobs which could be performed in the US: $141, ,340.00 USD
The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
Work Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
-
DFT Engineer
Only for registered members Santa Clara
-
DFT Engineer
Only for registered members Santa Clara
-
DFT Engineer
Only for registered members Santa Clara, CA
-
DFT Engineer
Only for registered members Santa Clara
-
DFT Engineer
Only for registered members Santa Clara
-
DFT Engineer
Only for registered members Santa Clara, CA
-
DFT Engineer
Only for registered members San Jose, CA
-
DFT Engineer
Only for registered members San Jose
-
DFT Engineer
Only for registered members San Jose
-
Senior Engineer, DFT
Only for registered members Santa Clara
-
DFT Staff Engineer
Only for registered members Santa Clara
-
Senior Engineer, DFT
Only for registered members Santa Clara, CA
-
DFT Application Engineer
Only for registered members Santa Clara
-
Senior Engineer, DFT
Full time Only for registered members Santa Clara
-
Senior DFT Engineer
Only for registered members Santa Clara
-
DFT Application Engineer
Only for registered members US, California, Santa Clara
-
Staff DFT Engineer
Only for registered members Santa Clara, CA
-
Senior DFT Engineer
Only for registered members Santa Clara
-
Senior DFT Engineer
Full time Only for registered members Santa Clara
-
CPU DFT Engineer
Only for registered members Santa Clara, CA
-
Staff DFT Engineer
Full time Only for registered members Santa Clara